

# **PowerFactory 2021**

**Technical Reference** 

**DIgSILENT F50\_F51 Phase Overcurrent Generic Relay** 

## Publisher:

DIgSILENT GmbH Heinrich-Hertz-Straße 9 72810 Gomaringen / Germany Tel.: +49 (0) 7072-9168-0 Fax: +49 (0) 7072-9168-88

info@digsilent.de

Please visit our homepage at: https://www.digsilent.de

# Copyright © 2021 DIgSILENT GmbH

All rights reserved. No part of this publication may be reproduced or distributed in any form without written permission of DIgSILENT GmbH.

November 15, 2019 PowerFactory 2021 Revision 924

# **Contents**

| 1 | F50 | _F51 Phase Overcurrent | 1 |
|---|-----|------------------------|---|
|   | 1.1 | Intent                 | 1 |
|   | 1.2 | Functionality          | 1 |
|   | 1.3 | Inputs                 | 2 |
|   | 1.4 | Available Units        | 2 |
|   | 1.5 | Outputs                | 2 |

# 1 F50\_F51 Phase Overcurrent

## 1.1 Intent

To simulate a simple set of inverse/definite time 3 phase overcurrent elements.

# 1.2 Functionality

The *F50\_F51 Phase Overcurrent* relay model simulates two phase inverse time (F51) and two phase definite time overcurrent elements (F50).

The following inverse time trip and reset characteristics can be used in the two phase inverse time (F51) elements:

| Trip characteristic             | Reset characteristic                |
|---------------------------------|-------------------------------------|
| IEC Class A (Standard Inverse)  | IEC Class A(Standard Inverse) reset |
| IEC Class B (Very Inverse)      | IEC Class B(Very Inverse)reset      |
| IEC Class C (Extremely Inverse) | IEC Class C(Extremely Inverse)reset |
| IEC Long Time Inverse           | IEC Long Time Inverse reset         |
| IEC Short Time Inverse          | IEC Short Time Inverse reset        |
| IEEE Moderately Inverse         | IEEE Moderately Inverse reset       |
| IEEE Inverse                    | IEEE Inverse reset                  |
| IEEE Very Inverse               | IEEE Very Inverse reset             |
| IEEE Extremely Inverse          | IEEE Extremely Inverse reset        |
| IEEE Short Time Inverse         | IEEE Short Time Inverse reset       |
| RD (Logarithmic) inverse        |                                     |
| RI inverse                      |                                     |
| I2t                             | I2t reset                           |
| IAC Extremely Inverse           |                                     |
| IAC Inverse                     |                                     |
| IAC Short Inverse               |                                     |
| IAC Very Inverse                |                                     |
| CO2 Short time inverse          |                                     |
| CO8 Long time inverse           |                                     |

The reset characteristic can be enable or disabled by the user. The reset time delay can be set with a separated relay model parameter.

Each characteristic can be set with an user configurable minimum and a maximum trip time.

Four relay input signals can be used to block the protective elements. Each protective element can be set to ignore the blocking input or to ignore the blocking input after that a user's definable time has expired after the element trip ("Blocking" tab page).

The output logic can be customized in the relay output logic block. Four relay input signals can be used to block the protective elements.

# 1.3 Inputs

- One 3 phase CT ("Phase Ct" block, StaCt class).
- Four blocking signals (*iblock\_1* blocking the "l>" element, *iblock\_2* blocking the "l>>" element, *iblock\_3* blocking the "l>>>" element, and *block\_4* blocking the "l>>>" element).
- Six directional signals (fwd A,fwd B,fwd C,rev A,rev B,rev C).

## 1.4 Available Units

#### Measurement

• One 3phase measurement element ("Measurement" block, *RMS Calculation* enabled, *Filter* disabled [RelMeasure class]).

## **Protective elements**

- Two inverse/definite time 3 phase overcurrent elements ("I>", and "I>>" block, [ RelToc class]).
- Two definite time 3 phase overcurrent elements ("I>>>" and "I>>>>" block [Relloc class]).

## **Output logic**

• One relay trip element ("Output logic" block, RelLogdip class).

# 1.5 Outputs

- yout associated by default to any protective element trip.
- y\_s associated by default to any protective element start.
- toc\_start associate to an inverse time phase element start signal.
- *ioc\_start* associate to a definite time phase element start signal.

The output logic can be configured in the "Logic" tab page of the "Output Logic" block.